A high speed pipelined radix-16 Booth multiplier architecture for FPGA implementation

dc.contributor.authorCekli, Serap
dc.contributor.authorAkman, Ali
dc.date.accessioned2024-07-29T09:01:32Z
dc.date.available2024-07-29T09:01:32Z
dc.date.issued2024en_US
dc.departmentFakülteler, Mühendislik Fakültesi, Bilgisayar Mühendisliği Bölümüen_US
dc.description.abstractSince multiplication is a complex and resource-consuming operation, it is very effective on the speed performance of a processor. In this regard, fast multiplication unit design is important in digital system architectures. FPGA hardware, which is efficient for the implementation and rapid prototyping of today's digital system architectures, is becoming widespread. Therefore, in this study it aimed to design a fast radix-16 Booth multiplier based on the FPGA architecture. Booth multiplier implementation is preferred because it is relatively simple and efficient. The sizes of the multiplexers, which have an impact on the operating period in the encoder part of the proposed multiplier, reduced in the designed architecture by using a simple algorithm. To increase the speed performance of the system, the pipeline technique is used and parallelization is preferred in the tree structure in addition of the partial products. The effects of different multiplexer sizes, bit lengths and pipeline stages on the operating period of the system and other performance metrics examined. Different designs and the results obtained presented. According to the results, the multiplier hardware architectures designed in this study exhibit effective results in terms of speed performance.en_US
dc.identifier.doi10.1016/j.aeue.2024.155435en_US
dc.identifier.scopus2-s2.0-85199310068en_US
dc.identifier.scopusqualityN/Aen_US
dc.identifier.urihttps://hdl.handle.net/11467/7381
dc.identifier.urihttps://doi.org/10.1016/j.aeue.2024.155435
dc.identifier.volume185en_US
dc.identifier.wosWOS:001279223300001en_US
dc.identifier.wosqualityN/Aen_US
dc.indekslendigikaynakWeb of Scienceen_US
dc.indekslendigikaynakScopusen_US
dc.language.isoenen_US
dc.publisherElsevier GmbHen_US
dc.relation.ispartofAEU - International Journal of Electronics and Communicationsen_US
dc.relation.publicationcategoryMakale - Uluslararası Hakemli Dergi - Kurum Öğretim Elemanıen_US
dc.rightsinfo:eu-repo/semantics/embargoedAccessen_US
dc.subjectRadix-16 multiplication; Booth encoding; High-speed multiplier; FPGA hardwareen_US
dc.titleA high speed pipelined radix-16 Booth multiplier architecture for FPGA implementationen_US
dc.typeArticleen_US

Dosyalar

Orijinal paket
Listeleniyor 1 - 1 / 1
Küçük Resim Yok
Ä°sim:
1-s2.0-S1434841124003212-main.pdf
Boyut:
3.77 MB
Biçim:
Adobe Portable Document Format
Açıklama:
Lisans paketi
Listeleniyor 1 - 1 / 1
Küçük Resim Yok
Ä°sim:
license.txt
Boyut:
1.56 KB
Biçim:
Item-specific license agreed upon to submission
Açıklama: